Low Power – Area Efficient Multiplexer Restructuring for VLSI Implementation

  • B. Samiksha, M. Sathish

Abstract

The area of logic is attracting much attention of researchers at the present time. Logic concept of digital circuit designing is getting hold of wide scope in the area of nanotechnology, quantum computing, signal processing, optical computing etc due to its capability to design low power loss digital circuits. In this paper a noble MUX is proposed. Various classical operations by this proposed gate are shown here. This paper also proposes 2:1 MUX, 4:1 MUX, 8:1 MUX and the design for FPGA architecture. Technology mapping optimizations that target the proposed architectures are also perform within Xilinx software. Both for complex logic block and routing area while maintaining mapping depth, the nominated architecture of this paper analyze the logic size, area and power consumption using Xilinx .

Published
2019-12-31
How to Cite
M. Sathish, B. S. (2019). Low Power – Area Efficient Multiplexer Restructuring for VLSI Implementation. International Journal of Advanced Science and Technology, 28(19), 688 -. Retrieved from http://sersc.org/journals/index.php/IJAST/article/view/2642
Section
Articles